### XRD9825 ### 16-Bit Linear CIS/CCD Sensor Signal Processor with Serial Control May 2000-3 ### **FEATURES** - 16-Bit Resolution - One-channel 12MSPS Pixel Rate - Triple-channel 4MSPS Pixel Rate - 6-Bit Programmable Gain Amplifier - 8-Bit Programmable Offset Adjustment - CIS or CCD Compatibility - Internal Clamp for CIS or CCD AC Coupled Configurations - No Missing Codes at 10MHz ADC Clock - 3.3V or 5V Operation & I/O Compatibility - Serial Load Control Registers - Low Power CMOS: 200mW-typ - Low Cost 20-Lead Packages - USB Compliant ### **APPLICATIONS** - Color and Grayscale Flatbed Scanners - Color and Grayscale Sheetfed Scanners - Multifunction Peripherals - Digital Color Copiers - General Purpose CIS or CCD Imaging - Low Cost Data Acquisition - Simple and Direct Interface to Canon 600 DPI Sensors ### **GENERAL DESCRIPTION** The XRD9825 is a complete linear CIS or CCD sensor signal processor on a single monolithic chip. The XRD9825 includes a high speed 16-bit resolution ADC, a 6-bit Programmable Gain Amplifier with gain adjustment of 1 to 10, and 8-bit programmable input referred offset calibration range of 800mV. In the CCD configuration the input signal is AC coupled with an external capacitor. An internal clamp sets the black level. In the CIS configuration, the clamp switch can be disabled and the CIS output signal is DC coupled from the CIS sensor to the XRD9825. The CIS signal is level shifted to VRB in order to use the full range of the ADC. In the CIS configuration the input can also be AC coupled similar to the CCD configuration. This enables CIS signals with large black levels to be internally clamped to a DC reference equal to the black level. The DC reference is internally subtracted from the input signal. The CIS configuration can also be used in other applications that do not require CDS function, such as low cost data acquisition. #### ORDERING INFORMATION | PackageType | Temperature Range | Part Number | | | |--------------|-------------------|-------------|--|--| | 20-Lead SOIC | 0°C to +70°C | XRD9825ACD | | | | 20-LeadSSOP | 0°C to +70°C | XRD9825ACU | | | Note: \* For Canon CIS Sensor Figure 1. Functional Block Diagram ### **PIN CONFIGURATION** 20-Lead SOIC ### **PIN DESCRIPTION** | Pin# | Symbol | Description | |------|-----------|-------------------------------------------------| | 1 | DVDD | Digital VDD (for Output Drivers) | | 2 | DB0 | Data Output Bit 0 | | 3 | DB1 | Data Output Bit 1 | | 4 | DB2 | Data Output Bit 2 | | 5 | DB3 | Data Output Bit 3 | | 6 | DB4 | Data Output Bit 4 | | 7 | DB5/SCLK | Data Output Bit 5 & Data Input SCLK | | 8 | DB6/SDATA | Data Output Bit 6 & Data Input SDATA | | 9 | DB7/LD | Data Output Bit 7 & LD | | 10 | DGND | Digital Ground (for Output Drivers) | | 11 | ADCCLK | A/D Converter Clock | | 12 | CLAMP | Clamp and Video Sample Clock | | 13 | SYNCH | Start of New Line and Serial Data Input Control | | 14 | AGND | Analog Ground | | 15 | VREF+ | A/D Positive Reference for Decoupling Cap | | 16 | VDCEXT | External DC Reference | | 17 | BLU | Blue Input | | 18 | GRN | Green Input | | 19 | RED | Red Input | | 20 | AVDD | Analog Power Supply | ### **ELECTRICAL CHARACTERISTICS** Test Conditions: $AV_{DD} = DV_{DD} = 5V$ , ADCCLK = 12MHz, 50% Duty Cycle, $T_A = 25$ °C unless otherwise specified. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | |---------------------|---------------------------------|------------------|----------------------|-------|------|-------------------------| | Power Supplie | s | | | | | | | AV <sub>DD</sub> | Analog Power Supply | 3.0 | 3.3 | 5.5 | V | (Note 2) | | DV <sub>DD</sub> | Digital I/O Power Supply | 3.0 | 3.3 | 5.5 | V | $DV_{DD} \leq AV_{DD}$ | | I <sub>DD</sub> | Supply Current | 25 | 40 | 60 | mA | V <sub>DD</sub> =5V | | IDD <sub>PD</sub> | Power Down Power Supply Current | | | 50 | μΑ | V <sub>DD</sub> =5V | | ADC Specifica | itions | | | | | | | RES | Resolution | 16 | | | Bits | | | F <sub>s</sub> | Maximum Sampling Rate | 12 | | | MSPS | | | DNL | Differential Non-Linearity | | -0.7, +1.5 | | LSB | ADCCLK = 10MHz | | | | | -0.8, +2.0 | | | ADCCLK = 12MHz | | $V_{RB}$ | Bottom Reference Voltage | | AV <sub>DD</sub> /10 | | V | | | $\Delta V_{REF}$ | Differential Reference Voltage | 0.3 | 0.67AV <sub>DD</sub> | | V | | | | $(V_{RT} - V_{RB})$ | | | | | | | $R_{_{L}}$ | Ladder Resistance | 300 | 600 | 780 | Ω | | | PGA & Offset | DAC Specifications | | | | | | | PGARES | PGA Resolution | 6 | | | Bits | | | PGAG <sub>MIN</sub> | Minimum Gain | 0.950 | 1.0 | 1.050 | V/V | | | PGAG <sub>MAX</sub> | Maximum Gain | 9.5 | 10.0 | 10.50 | V/V | | | PGAGD | Gain Adjustment Step Size | | 0.14 | | V/V | | | V <sub>BLACK</sub> | Black Level Input Range | -100 | | 500 | mV | DC Configuration | | DACRES | Offset DAC Resolution | 8 | | | Bits | | | OFF <sub>MIN</sub> | Minimum Offset Adjustment | <del>-</del> 250 | -200 | -150 | mV | Mode 111, D5=0 (Note 1) | | OFF <sub>MAX</sub> | Maximum Offset Adjustment | +500 | +600 | +700 | mV | Mode 111, D5=0 | | OFF | Minimum Offset Adjustment | <b>-</b> 450 | -400 | -350 | mV | Mode 111, D5=1 (Note 1) | | OFF <sub>MAX</sub> | Maximum Offset Adjustment | +350 | +400 | +450 | mV | Mode 111, D5=1 | | OFFΔ | Offset Adjustment Step Size | | 3.125 | | mV | | **Note 1:** The additional ±100 mV of adjustment with respect to the black level input range is needed to compensate for any additional offset introduced by the XRD9825 Buffer/PGA internally. **Note 2:** It is not recommended to operate the part between 3.6V and 4.4V. ### **ELECTRICAL CHARACTERISTICS (CONT'D)** Test Conditions: $AV_{DD} = DV_{DD} = 5V$ , ADCCLK = 12MHz, 50% Duty Cycle, $T_A = 25$ °C unless otherwise specified. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | |--------------------|--------------------------------|-------------------------|-----------|------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------| | Buffer Speci | fications | | | | | | | I <sub>IL</sub> | Input Leakage Current | | | 100 | nA | | | CIN | Input Capacitance | | 10 | | рF | | | VIN <sub>PP</sub> | AC Input Voltage Range | 0 | | AV <sub>DD</sub> -1.4 | V | CIS AC; INT V <sub>DCREF</sub> Config Reg => XXX010XX Gain=1 (Note 1) | | | AC Input Voltage Range | 0 | | $\Delta V_{_{ m REF}}$ | V | CCD AC; INT V <sub>DCREF</sub> Config Reg => XXX011XX Gain=1 (Note 1) | | VIN | DC Input Voltage Range | -0.1 | | AV <sub>DD</sub> -1.4 | V | CIS DC; INT V <sub>DCREF</sub> Config Reg => XXX000XX Gain=1 (Note 2) | | | DC Input Voltage Range | V <sub>DCEXT</sub> -0.1 | | $V_{\text{DCEXT}}^{+}$ $\Delta V_{\text{REF}}$ | V | CIS DC; EXT $V_{DCREF}$<br>Config Reg<br>=> XXX100XX<br>Gain=1 (Note 3)<br>$V_{DCEXT}+DV_{REF} \le AV_{DD}$ | | V <sub>DCEXT</sub> | External DC Reference | 0.3 | | AV <sub>DD</sub> /2 | V | CIS DC; EXT V <sub>DCREF</sub> Config Reg => XXX100XX | | VIN <sub>BW</sub> | Input Bandwidth (small signal) | | 10 | | MHz | | | VIN <sub>CT</sub> | Channel to Channel Crosstalk | | -60 | -50 | dB | f <sub>in</sub> =3MHz | | Internal Clar | np Specifications | | | | | | | V <sub>CLAMP</sub> | Clamp Voltage | 3.5 | AGND<br>V | 50 | mV<br>V | CIS (AC) Config<br>CCD (AC) Config | | R <sub>INT</sub> | Clamp Switch On Resistance | 3.3 | 100 | 150 | $\frac{v}{\Omega}$ | COD (AC) Colling | | R <sub>OFF</sub> | Clamp Switch Off Resistance | 10 | | | MΩ | | - **Note 1:** $VIN_{PP}$ is the signal swing before the external capacitor tied to the MUX inputs. - **Note 2:** The -0.1V minimum is specified in order to accommodate black level signals lower than the external DC reference (clamp) voltage. - **Note 3:** The $V_{DCEXT}$ -0.1V minimum is specified in order to accommodate black level signals lower than the external DC reference voltage. ### **ELECTRICAL CHARACTERISTICS (CONT'D)** Test Conditions: $AV_{DD} = DV_{DD} = 5V$ , ADCCLK=6MHz, 50% Duty Cycle, $T_A = 25$ °C unless otherwise specified. | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | |--------------------|--------------------------------|-----------------------|------|------|-------------------|---------------------------------------------------------| | System Spe | cifications (MUX + Buffer + PG | A + ADC) | | | | Note 1 | | SYS <sub>DNL</sub> | System DNL | -1.0 | ±0.5 | +2.3 | LSB | | | SYS <sub>LIN</sub> | System Linearity | | ±6.0 | | LSB | | | $SYS_GE$ | System Gain Error | -5.0 | | +5.0 | % | | | IRN | Input Referred Noise | | 1.5 | | mV <sub>rms</sub> | Gain=1 | | | Input Referred Noise | | 0.5 | | mV <sub>rms</sub> | Gain=10 | | System Timi | ng Specifications | | | | | | | tcklw | ADCCLK Low Pulse Width | 50 | 83 | | ns | | | tckhw | ADCCLK High Pulse Width | 70 | 83 | | ns | | | tckpd | ADCCLK Period | 120 | 166 | | ns | | | tsypw | SYNCH Pulse Width | 30 | | | ns | | | trars | Rising ADCCLK to rising SYNCH | 0 | | | | SYNCH must rise equal to or after ADCCLK, See Figure 18 | | tclpw | CLAMP Pulse Width | 30 | | | ns | Note 2 | | Write Timing | Specifications | | | | | | | tsclkw | SCLK Pulse Width | 40 | | | ns | | | tdz | LD Low to SCLK High | 20 | | | ns | | | tds | Input Data Set-up Time | 20 | | | ns | | | tdh | Input Data Hold Time | 0 | | | ns | | | tdl | SCLK High to LD High | 50 | | | ns | | | ADC Digital | Output Specifications | • | | • | | | | tap | Aperture Delay | | 10 | | ns | | | tdv | Output Data Valid | 40 | | | ns | | | tsa | SYNCH to ADCCLK | 15 | | | ns | 3ch Pixel Md | | tlat | Latency | | 8 | | cycles | Config 00, 11 | | tlat | Latency | | 6 | | pixels | Config 01, 10 | | Digital Input | Specifications | | , | | | | | V <sub>IH</sub> | Input High Voltage | AV <sub>DD</sub> -2.5 | | | V | | | V <sub>IL</sub> | Input Low Voltage | | | 1 | V | | | I <sub>IH</sub> | High Voltage Input Current | | 5 | | μΑ | | | I <sub>IL</sub> | Low Voltage Input Current | | 5 | | μΑ | | | C <sub>IN</sub> | Input Capacitance | | 10 | | pF | | - Note 1: System performance is specified for typical digital system timing specifications. - **Note 2:** The actual minimum 'tclpw' is dependent on the external capacitor value, the CIS output impedance. During 'clamp' operation, sufficient time needs to be allowed for the external capacitor to charge up to the correct operating level. Refer to the description in Theory of Operation, CIS Config. ### **ELECTRICAL CHARACTERISTICS (CONT'D)** $Test\ Conditions:\ AV_{DD}=DV_{DD}=5V,\ ADCCLK=12MHz,50\%\ Duty\ Cycle,\ T_{A}=25^{\circ}C\ unless\ otherwise\ specified.$ | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | |-----------------|-------------------------------|------|------|------|--------------------|-----------------------| | Digital Output | Specifications | | | | | | | V <sub>OH</sub> | Output High Voltage | 80 | | | % DV <sub>DD</sub> | I <sub>L</sub> = 1mA | | V <sub>OL</sub> | Output Low Voltage | | | 20 | % DV <sub>DD</sub> | I <sub>L</sub> = -1mA | | l <sub>oz</sub> | Output High-Z Leakage Current | -10 | | 10 | μΑ | | | $C_{OUT}$ | Output Capacitance | | 10 | | pF | | | SR | Slew Rate (10% to 90% DVDD) | 2 | | 15 | ns | CL=10pF, DVDD=3.3V | ### THEORY OF OPERATION ### CIS Configuration (Contact Image Sensor) The XRD9825 has two configurations for CIS applications. Each configuration is set by the control registers accessed through the serial port. ### Mode 1. DC Coupled If the CIS does not have leading or trailing black pixels as shown in Figure 2, then DC couple the CIS output to the XRD9825 input. Figure 2. Typical Output CIS Mode Adjust the offset of the CIS (-100 mV to 500 mV) by setting the internal registers of the XRD9825 to set the black pixel value when the LEDs of the CIS are off. When the LEDs are on, use the XRD9825 Program- mable Gain to maximize the ADCs dynamic range. Figure 3, shows a typical application for a CIS with an offset of -100mV to 500mV. Figure 3. Application with Offset in the Range (-100mv to 500mv) The input is added to VRB before the signal passes through the ADC. If the CIS output is zero, then the output of the ADC will be zero code. This enables the CIS to be referenced to the bottom ladder reference voltage to use the full range of the ADC. Some CIS sensors have an output with an offset voltage of greater than 500mV. If the CIS output is beyond the offset range of the XRD9825 (see Offset Control DAC, Pg. 22) set the internal mode registers to external reference. An external reference voltage equal to the value of the CIS offset voltage can be applied to VDCEXT (Figure 4) in order to meet the dynamic range of the XRD9825. Figure 4, is a diagram of the XRD9825 in the external reference mode for CIS, DC coupled applications. Figure 4. Application with Offset Greater Than (-100mv to 500mv) The DC reference voltage applied to VDCEXT does not have to be accurate. The internal offset DAC voltage is still used in this mode for fine adjustment. VDCEXT cannot be used as an input from the CIS. Any signal applied to VDCEXT will be subtracted from the output signal of the multiplexer. Figure 5. Typical Application Circuitry CIS DC Coupled Non-Inverted Mode ## CIS Mode Timing -- DC Coupled (CLAMP disabled) Figure 6. Timing Diagram for Figure 5 | ADCCLK | Events | |--------------|--------------------------------------------| | $\downarrow$ | ADC Sample & PGA Start Tracking next Pixel | | | MSB Data Out | | 1 | LSB Data Out | | н | ADC Track PGA Output | | LO | ADC Hold/Convert | Table 1. Figure 7. CIS AC Coupled Application ### Mode 2. AC Coupled If the CIS signal has a black reference for the video signal, an external capacitor $C_{\text{EXT}}$ is used. When CLAMP (clamp) pin is set high an internal switch allows one side of the external capacitor to be set to ground. It then is level shifted to correspond to the bottom ladder reference voltage of the ADC (Figure 7). This value corresponds to the black reference of the image sensor. When the CLAMP pin is set back to low, the ADC samples the video signal with respect to the black reference. The typical value for the external capacitor is 100pF. This value should be adjusted according to the time constant (Tc) needed in a particular application. The CLAMP pin has an internal 150 ohm impedance ( $R_{\text{INT}}$ ) which is in series with the external capacitor ( $C_{\text{EXT}}$ ). Therefore, $Tc = 1/R_{INT}C_{EXT}$ If the input to the external capacitor has a source impedance ( $R_{EXT}$ ), then: $$T_c = 1/(R_{INT} + R_{EXT})C_{EXT}$$ Figure 8. Typical Application Circuitry CIS AC Coupled Non-Inverted Note: There is an 8 clock latency for the output Figure 9. Timing Diagram for Figure 8 | ADCCLK | Events | |--------------|--------------------------------------------| | $\downarrow$ | ADC Sample & PGA Start Track of next Pixel | | | MSB Data Out (8 Upper Bits) | | <b>↑</b> | LSB Data Out (8 Lower Bits) | | HI | ADC Track PGA Output | | LO | ADC Hold/Convert | Table 3. | CLAMP | Events | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | HI | PGA Tracks V <sub>CLAMP</sub> & C <sub>EXT</sub> is Charged to | | LO | $V_{\scriptscriptstyle BLACK}$ - $V_{\scriptscriptstyle CLAMP}$ , which is equal to $V_{\scriptscriptstyle BLACK}$ PGA Tracks VIN $_{\scriptscriptstyle PP}$ | Table 4. ### Internal CIS Reference Circuit (DB 4 = 1) The XRD9825 has an internal register reserved for interfacing to the Canon CIS model number CVA-60216K. When this register is selected, the VDCEXT (Pin 16) becomes an output voltage of 1.24 volts. This voltage can be directly connected to the VREF (Pin 5) of the Canon sensor. This reduces the amount of components needed for biasing the Canon CIS sensor (the external diodes and resistors typically used in this application have been included inside the XRD9825 for this mode of operation). Below is a typical application circuit using the XRD9825 and the Canon CVA-60216K CIS sensor. Figure 10. Typical Application Circuitry Internal CIS Reference Circuit Mode CANON CIS Sensor, Model #CVA=60216k ## CIS Line-By-Line Rotating Gain and Offset (Configuration DB1 = 1, DB0 = 1) Line-by-line rotating gain and offset minimizes the amount of write cycles per scan. Pre-loaded values of gain and offset can be loaded for each color before the first line is scanned. Each gain and offset is cycled through line-by-line so that the gain and offset do not have to be loaded in between lines. Below is the typical application circuit and timing for this configuration. Figure 11. Typical Application Circuitry Internal CIS Rotating Gain and Offset Line-By-Line # CIS Rotating Gain and Offset Line-By-Line (Md 11) Figure 12. Timing Diagram for Figure 11 ### **CCD Configuration (Charge Coupled Device)** ### Mode 1. AC Coupled In the CCD configuration of operation, an external capacitor needs to be chosen according to the equations below. The typical value for the external capacitor is 100pF. This value should be adjusted according to the time constant (Tc) needed in a particular application. The CLAMP pin has an internal 150 ohm impedance ( $R_{\text{INT}}$ ) which is in series with the external capacitor ( $C_{\text{EXT}}$ ). Therefore, $Tc = 1/R_{INT}C_{EXT}$ If the input to the external capacitor has a load impedance ( $R_{\text{\tiny EXT}}$ ), then $$T_c = 1/(R_{INT} + R_{EXT})C_{EXT}$$ When CLAMP (clamp) pin is set high an internal switch allows one side of the external capacitor to be set to VRT (Figure 13). This value corresponds to the black reference of the CCD. When the CLAMP pin is set back to low, the ADC samples the video signal with respect to the black reference. The difference between the black reference and the video signal is the actual pixel value of the video content. Since this value is referenced to the top ladder reference voltage of the ADC a zero input signal would yield a full scale output code. Therefore, the output of the conversion is inverted (internally) to correspond to zero scale output code. Figure 13. CCD AC Coupled Application ### **Area or Linear CCD Applications** Figure 13 is a block diagram for applications with Area or Linear CCDs (The timing for Area CCDs and B/W CCDs is the same). For Area or Linear CCD applications, a global offset is loaded into the serial port at the beginning of a line. The gain is set to adjust for the highest color intensity of the CCD output. Once the pixel values have been sampled, the gain and offset are adjusted at the beginning of the next line. For example, if there is a line-to-line variation between the black reference pixels, the offset is adjusted. The gain is always adjusted for the highest color intensity. Figure 14. Typical Application Circuitry Single Channel CCD AC Coupled Inverted Mode Note: There is an 8 clock latency at the output. Figure 15. Timing Diagram for Figure 14 ### **Triple Channel CCD Application** Figure 6 is a block diagram for pixel-by-pixel applications with triple channel CCDs. During the optically shielded section of a pixel, CLAMP must go high to store the black reference on each capacitor to the input. The gain and offset is automatically rotated to adjust for each channel input. The MSBs (8 upper bits) are available on the output bus on the falling edge of ADCCLK. The LSBs (8 lower bits) are available on the rising edge of ADCCLK. Figure 16. CCD AC Coupled Application Figure 17. Typical Application Circuitry Triple Channel CCD AC Coupled Inverted Mode #### (CLAMP Enabled) RED N Pixel N+1 Pixel GRN N Pixel N+1 Pixel tclp=10ns tclp=10ns BLU N Pixel N+1 Pixel CONVERT CONVERT RED (N+1) **CONVERT** TRACK CONVERTA TRACK TRACK TRACK ADCCLK GRN (N) BLU (N) RED (N+1) BLU (N) RED (N) GRN (N) -trars Simultaneous Sample CLAMP CLAMP tdv ≒ tdv tdv tdv → tdv RED (N-6) LSB RED (N-6) MSB BLU (N-6) LSB GRN (N-6) MSB GRN (N-6) LSB BLU (N-6) MSB DATA → tsypw <del><</del> SYNCH PIXEL-BY-PIXEL 3 CHANNEL CCD -- AC Coupled Note: There is an 8 clock latency at the output. Figure 18. Timing Diagram for Figure 17 | ADCCLK | Events | |----------|-----------------------------------------------------| | 3rd ↓ | Simultaneous RED/GRN/BLU Sample Every 3rd CLK. | | | Convert RED, S/H GRN, S/H BLU. | | All↓ | MSB Data Out (8 upper bits) | | <b>↑</b> | LSB Data Out (8 lower bits) | | HI | ADC Track PGA Output | | LO | ADC Hold/Convert | | CLAMP | Events | | HI | Internal Clamp Enabled | | LO | Internal RED/GRN/BLU Tracking Enabled | | SYNCH | Events | | HI | Reset Internal Mux to Red, Output Bus is Tri-stated | | LO | Increment Mux Color on Falling Edge of ADCCLK | Table 5. Figure 19. CDS Timing (Triple Channel) Mode: 110 00001110 ### Mode 2. DC Coupled Typical CCDs have outputs with black references. Therefore, DC Coupled is not recommended for CCD applications. #### Offset Control DAC The offset DAC is controlled by 8 bits. The offset range is 800 mV ranging from -200 mV to +600 mV (when DB5 is set to 0) and -400 mV to +400 mV (when DB5 is set to 1). Therefore, the resolution of the 8-Bit offset DAC is 3.14 mV. However, the XRD9825 has +/- 100 mV reserved for internal offsets. Therefore, the effective range for adjusting for CIS offsets or black reference is 600 mV. The offset adjustment is used primarily to correct for the difference between the black level of the image sensor and the bottom ladder reference voltage (VRB) of the ADC. By adjusting the black level to correspond to VRB, the entire range of the ADC can be used. If the offset of the CIS output is greater than 500 mV an external reference can be applied to VDCEXT. The external reference can be used to adjust for large offsets only when the internal mode is configured through the serial port. Since the offset DAC adjustment is done before the gain stage, it is gain-dependent. For example, if the gain needs to be changed between lines (red to blue, etc.), the offset is calibrated before the signal passes through the PGA. ### PGA (Programmable Gain Amplifier) DAC The gain of the input waveform is controlled by a 6-Bit PGA. The PGA is used along with the offset DAC for the purpose of using the entire range of the ADC. The PGA has a linear gain from 1 to 10. Figure 19 is a plot of the transfer curve for the PGA gain. Figure 20. Transfer Curve for the 6-Bit PGA After the signal is level shifted to correspond with the bottom ladder reference voltage, the system can be calibrated such that a white video pixel can represent the top ladder reference voltage to the ADC. This allows for a full scale conversion maximizing the resolution of the ADC. ### **Analog to Digital Converter** The ADC is a 16-bit, 10 MSPS analog-to-digital converter for high speed and high accuracy. The ADC uses a subranging architecture to maintain low power consumption at high conversion rates. The output of the ADC is on an 8-bit databus. The 8-bit databus supports 8x8 output data. ADCCLK samples the input on its falling edge. After the input is sampled, the MSB (8 upper bits) is latched to the output drivers. On the rising edge of the ADCCLK, the LSB (8 lower bits) is latched to the output drivers. The output needs to be demultiplexed with external circuitry or a digital ASIC. There is an 8 clock cycle latency (Config 00, 11) or 6 pixel count latency (Config 01, 10) for the analog-to-digital converter. The $V_{RT}$ and $V_{RB}$ reference voltages for the ADC are generated internally, unless the external $V_{RT}$ is selected. In the external $V_{RT}$ mode, the $V_{RT}$ voltage is set through the VREF+ pin. This allows the user to select the dynamic range of the ADC. ### Serial Load Control Registers The serial load registers are controlled by a three wire serial interface through the bi-directional parallel port to reduce the pin count of this device. When SYNCH is set to high, the output bus is tri-stated and the serial interface is activated. DB7/LD, DB5/SCLK and DB6/SDATA are the three input signals that control this process. The DB7/LD signal is set low to initiate the loading of the internal registers. There are internal registers that are accessed via an 11-bit data string. Data is shifted in on the rising edge of SCLK and loaded to the registers on the rising edge of LD. The data on pin DB6/SDATA is latched automatically after eleven DB5/SCLKs have been counted. If eleven clocks are not present on DB5/SCLK before the DB7/LD signal returns high, no data will be loaded into the internal registers. If more than 11 clocks are present on DB5/SCLK, the additional clocks will be ignored. The data corresponding to the first eleven DB5/SCLKs will be loaded only. The first three MSBs choose which internal register will be selected. The remaining 8 LSBs contain the data needed for programming the internal register for a particular configuration. ### Power-Up State of the Internal Registers The control register settings upon initial power-up are for CIS, DC Coupled configuration (VRT is set to internal, Input DC Reference=AGND and the input to the ADC is selected through the RED channel). Gain is unity and Offset is set to zero. The test modes are disabled in the power-up state. Figure 21. Write Timing ### **Output Bus Format** ADC Output—>DO15(MSB):DO0(LSB) | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----| | MSB | DO5 | DO4 | DO3 | DO2 | DO1 | DO0 | DO9 | DO8 | | LSB | DO7 | DO6 | DO5 | DO4 | DO3 | DO2 | DO1 | DO0 | Table 9. 8 MSB + 8 LSB Output Bus Format **Note**: <sup>1</sup> These are the control register settings upon initial power-up. The previous register settings are retained following a logic power-down initiated by the power down bit except the signal configuration. When de-selecting the power down bit (D7 = 0, Normal), the signal configuration (D5 and D0) has to be reprogrammed. <sup>&</sup>lt;sup>2</sup> MSB = 8 upper bits LSB = 8 lower bits ### **Control Registers** | Function<br>(Register<br>S2/S1/S0) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Power-up<br>State<br>(Note 1) | |------------------------------------|----------------------------------|---------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | Red Gain<br>(000) | G5<br>(MSB) | G4 | G3 | G2 | G1 | G0<br>(LSB) | × | Х | 000000XX | | Red Offset<br>(001) | O7<br>(MSB) | O6 | O5 | O4 | O3 | O2 | O1 | O0<br>(LSB) | 01000000 | | Grn Gain<br>(010) | G5<br>(MSB) | G4 | G3 | G2 | G1 | G0<br>(LSB) | Х | Х | 000000XX | | Grn Offset<br>(011) | O7<br>(MSB) | O6 | O5 | 04 | O3 | O2 | O1 | O0<br>(LSB) | 01000000 | | Blu Gain<br>(100) | G5<br>(MSB) | G4 | G3 | G2 | G1 | G0<br>(LSB) | Х | Х | 000000XX | | Blu Offset<br>(101) | O7<br>(MSB) | O6 | O5 | 04 | O3 | O2 | O1 | O0<br>(LSB) | 01000000 | | Mode<br>(110) | POWER<br>DOWN | DIGITAL<br>RESET | $V_{RT}$ | INPUT DC<br>REFERENCE<br>(V <sub>DCREF</sub> ) | DC/AC | SIGNAL<br>POLARITY | | GNAL<br>GURATION | 00000000 | | | 0: NORMAL<br>1:<br>POWER<br>DOWN | 0: NO RESET 1:RESET (REGISTERS ARE RESET TO POWER-UP STATES) | 0: INTERNAL 1: EXTERNAL | 0:INTERNAL<br>(V <sub>DOREF</sub> =AGND)<br>1:EXTERNAL<br>(V <sub>DOREF</sub> =V <sub>DOEXT</sub> ) | 0: DC<br>1: AC | 0: Non-<br>Inverted<br>(CIS)<br>1: Inverted<br>(CCD/CIS) | RED inpu 01: Singl RED/G gain/off pixel-I 10: Triple RED/G input/gain/ pixel-I 11: Triple RED/G input/gain/ | e-Channel t/gain/offset e-Channel Dinput GRN/BLU fiset cycle by-pixel e-Channel GRN/BLU offset cycle by-pixel e-Channel GRN/BLU foffset cycle by-pixel e-Channel GRN/BLU foffset cycle by-line | | | Mode<br>&Test<br>(111) | TEST5 | OUTPUT<br>DISABLE | OFFSET<br>DAC<br>RANGE | INTERNAL CIS<br>REFERENCE<br>CIRCUIT | TEST4 | TEST3 | TEST2 | TEST1 | 00000000 | | | 0:NOTUSED | 0:OUTPUTS<br>ENABLED | 0:-200mV to<br>+600mV | 0:NORMAL | 0: TEST4<br>DISABLED | 0:TEST3<br>DISABLED | 0:TEST2<br>DISABLED | 0:NORMAL | | | | 1:NORMAL | 1:OUTPUTS<br>DISABLED | 1:-400mV to<br>+400mV | 1:REFERENCE<br>CIRCUIT<br>ENABLED | 1:OUTPUT<br>OF BUFFER<br>TIED TO<br>BLU | 1:OUTPUT<br>OF PGA<br>TIED TO<br>VDCEXT | 1:INPUT<br>OF ADC<br>TIED TO<br>GRN | 1: TEST1<br>ENABLED | | XRD9825ACD 3-channels CCD AC mode, Gain at $1AV_{DD}$ =DV $_{DD}$ =5.0V, Clock rate at 10MHz (16-Bit data) XRD9825ACD 1-channels CCD AC mode, Gain at 1AV<sub>DD</sub>=DV<sub>DD</sub>=5.0V, Clock rate at 12MHz (16-Bit data) Figure 23. DNL: Three-Channel CCD 6MSPS AC Coupled # 20 LEAD SMALL OUTLINE (300 MIL JEDEC SOIC) Rev. 1.00 | | INCHES | | MILLIMETERS | | |----------------|-----------|-------|-------------|-------| | SYMBOL | MIN | MAX | MIN | MAX | | Α | 0.093 | 0.104 | 2.35 | 2.65 | | A <sub>1</sub> | 0.004 | 0.012 | 0.10 | 0.30 | | В | 0.013 | 0.020 | 0.33 | 0.51 | | С | 0.009 | 0.013 | 0.23 | 0.32 | | D | 0.496 | 0.512 | 12.60 | 13.00 | | Е | 0.291 | 0.299 | 7.40 | 7.60 | | е | 0.050 BSC | | 1.27 BSC | | | Н | 0.394 | 0.419 | 10.00 | 10.65 | | L | 0.016 | 0.050 | 0.40 | 1.27 | | α | 0° | 8° | 0° | 8° | Note: The control dimension is the millimeter column # 20 LEAD SHRINK SMALL OUTLINE PACKAGE (5.3 mm SSOP) Rev. 2.00 | | INCHES | | MILLIMETERS | | |--------|------------|-------|-------------|------| | SYMBOL | MIN | MAX | MIN | MAX | | Α | 0.067 | 0.079 | 1.70 | 2.00 | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | | A2 | 0.065 | 0.073 | 1.65 | 1.85 | | В | 0.009 | 0.015 | 0.22 | 0.38 | | С | 0.004 | 0.010 | 0.09 | 0.25 | | D | 0.272 | 0.296 | 6.90 | 7.50 | | Е | 0.197 | 0.221 | 5.00 | 5.60 | | е | 0.0256 BSC | | 0.65 BSC | | | Н | 0.292 | 0.323 | 7.40 | 8.20 | | Ĺ | 0.022 | 0.037 | 0.55 | 0.95 | | α | 0° | 8° | 0° | 8° | Note: The control dimension is the inch column ### NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for in accuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 2000 EXAR Corporation Datasheet May 2000 Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.