



# SINGLE-CHIP USB TO UART BRIDGE

## Single-Chip USB to UART Data Transfer

- Integrated USB transceiver; no external resistors required
- Integrated clock; no external crystal required
- Integrated 1024-Byte EEPROM for vendor ID, product ID, serial number, power descriptor, release number, and product description strings
- On-chip power-on reset circuit
- On-chip voltage regulator: 3.3 V output

### **USB Function Controller**

- USB Specification 2.0 compliant; full-speed (12 Mbps)
- USB suspend states supported via SUSPEND pins

### Asynchronous Serial Data BUS (UART)

- · All handshaking and modem interface signals
- · Data formats supported:
  - Data bits: 5, 6, 7, and 8

  - Stop bits: 1, 1.5, and 2 Parity: odd, even, mark, space, no parity
- Baud rates: 300 bps to 1 Mbits
- 576 Byte receive buffer; 640 byte transmit buffer
- Hardware or X-On/X-Off handshaking supported
- · Four GPIO signals for status and control
- $\bullet~$  Configurable I/O (1.8 V to  $V_{DD})$  using  $V_{IO}$  pin
- Configurable I/O (V<sub>DD</sub> to 5 V) using external pull-up
- RS-485 mode with bus transceiver control

#### **Virtual COM Port Device Drivers**

- Works with existing COM Port PC applications
- Royalty-free distribution license
- Windows®98 SE/2000/XP
- MAC OS-9
- MAC OS-X

## **USBXpress™** Direct Driver Support

## **Example Applications**

- Upgrade of RS-232 legacy devices to USB
- Upgrade of RS-485 legacy devices to USB
- · Cellular phone USB interface cable
- PDA USB interface cable
- USB to RS-232 serial adapter

## Supply Voltage

Self-powered: 3.0 to 3.6 V

USB bus powered: 4.0 to 5.25 V

I/O voltage: 1.8 V to V<sub>DD</sub>

• Lead free 28-pin QFN (5 x 5 mm)

# **Ordering Part Number**

CP2103-GM

Temperature Range: -40 to +85 °C



Figure 1. Example System Diagram



# TABLE OF CONTENTS

| <u>Section</u>                                   | <u>Page</u> |
|--------------------------------------------------|-------------|
| 1. System Overview                               | 4           |
| 2. Absolute Maximum Ratings                      | 5           |
| 3. Global DC Electrical Characteristics          | 5           |
| 4. Pinout and Package Definitions                | 7           |
| 5. USB Function Controller and Transceiver       | 12          |
| 6. Asynchronous Serial Data Bus (UART) Interface | 13          |
| 7. GPIO Pins                                     |             |
| 8. Internal EEPROM                               | 13          |
| 9. Virtual Com Port Device Drivers               | 14          |
| 10. USBXpress™ Direct Driver Support             | 14          |
| 11. Voltage Regulator                            | 14          |
| Contact Information                              |             |



# 1. System Overview

The CP2103 is a highly-integrated USB-to-UART Bridge Controller providing a simple solution for updating RS-232/RS-485 designs to USB using a minimum of components and PCB space. The CP2103 includes a USB 2.0 full-speed function controller, USB transceiver, oscillator, EEPROM, and asynchronous serial data bus (UART) with full modem control signals in a compact 5 x 5 mm QFN-28 package (sometimes called "MLF" or "MLP"). No other external USB components are required.

The on-chip EEPROM may be used to customize the USB Vendor ID, Product ID, Product Description String, Power Descriptor, Device Release Number, and Device Serial Number as desired for OEM applications. The EEPROM is programmed on-board via the USB allowing the programming step to be easily integrated into the product manufacturing and testing process.

Royalty-free Virtual COM Port (VCP) device drivers provided by Silicon Laboratories allow a CP2103-based product to appear as a COM port to PC applications. The CP2103 UART interface implements all RS-232/RS-485 signals, including control and handshaking signals, so existing system firmware does not need to be modified. The device also features up to (4) GPIO signals that can be user-defined for status and control information. Support for I/O interface voltages down to 1.8 V is provided via a  $V_{\rm IO}$  pin. In many existing RS-232 designs, all that is required to update the design from RS-232 to USB is to replace the RS-232 level-translator with the CP2103. See www.silabs.com for the latest application notes and product support information for CP2103.

An evaluation kit for the CP2103 (Part Number: CP2103EK) is available. It includes a CP2103-based USB-to-UART/RS-232 evaluation board, a complete set of VCP device drivers, USB and RS-232 cables, and full documentation. Contact a Silicon Labs' sales representatives or go to www.silabs.com to order the CP2103 Evaluation Kit.



# 2. Absolute Maximum Ratings

**Table 1. Absolute Maximum Ratings** 

| Parameter                                                         | Conditions | Min         | Тур | Max | Units |
|-------------------------------------------------------------------|------------|-------------|-----|-----|-------|
| Ambient temperature under bias                                    |            | <b>-</b> 55 | _   | 125 | °C    |
| Storage Temperature                                               |            | -65         | _   | 150 | °C    |
| Voltage on any I/O Pin or RST with respect to GND                 |            | -0.3        | _   | 5.8 | V     |
| Voltage on V <sub>DD</sub> or V <sub>IO</sub> with respect to GND |            | -0.3        | _   | 4.2 | V     |
| Maximum Total current through $V_{DD},V_{IO},$ and GND            |            | _           | _   | 500 | mA    |
| Maximum output current sunk by RST or any I/O pin                 |            | _           | _   | 100 | mA    |

**Note:** Stresses above those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the devices at or exceeding the conditions in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

# 3. Global DC Electrical Characteristics

**Table 2. Global DC Electrical Characteristics** 

 $V_{DD}$  = 2.7 to 3.6 V, –40 to +85 °C unless otherwise specified.

| Parameter                             | Conditions                                                 | Min | Тур | Max      | Units |
|---------------------------------------|------------------------------------------------------------|-----|-----|----------|-------|
| Supply Voltage (V <sub>DD</sub> )     |                                                            | 3.0 | 3.3 | 3.6      | V     |
| Supply Voltage (V <sub>IO</sub> )     |                                                            | 1.8 | 3.3 | $V_{DD}$ | V     |
| Supply Current                        | V <sub>DD</sub> = 3.3 V                                    | _   | 26  | _        | mA    |
| Supply Current in Suspend             | V <sub>DD</sub> = 3.3 V                                    |     | 330 | _        | μA    |
| V <sub>IO</sub> Supply Current        | VBUS = 0<br>V <sub>DD</sub> = 0<br>V <sub>IO</sub> = 3.0 V | _   | 500 | _        | μА    |
| Specified Operating Temperature Range |                                                            | -40 | _   | +85      | °C    |

Table 3. UART and Suspend I/O DC Electrical Characteristics

 $V_{IO} = V_{DD} = 2.7$  to 3.6 V, -40 to +85 °C unless otherwise specified.

| Parameters                             | Conditions                                          | Min                              | Тур                   | Max | UNITS |
|----------------------------------------|-----------------------------------------------------|----------------------------------|-----------------------|-----|-------|
| Output High Voltage (V <sub>OH</sub> ) | I <sub>OH</sub> = –10 μA<br>I <sub>OH</sub> = –3 mA | $V_{IO} - 0.1$<br>$V_{IO} - 0.7$ | _                     | _   | V     |
|                                        | I <sub>OH</sub> = -10 mA                            | _                                | V <sub>IO</sub> – 0.8 | _   |       |
| Output Low Voltage (V <sub>OL</sub> )  | I <sub>OL</sub> = 8.5 mA                            | _                                | _                     | 0.6 | V     |
|                                        | I <sub>OL</sub> = 10 μA                             |                                  | _                     | 0.1 | V     |
| Input High Voltage (V <sub>IH</sub> )  |                                                     | 2.0                              | _                     | _   | V     |
| Input Low Voltage (V <sub>IL</sub> )   |                                                     | _                                | _                     | 0.8 | V     |
| Input Leakage Current                  | weak pull-ups enabled                               | _                                | 25                    | 50  | μA    |
|                                        | weak pull-ups disabled                              | _                                | _                     | ±1  |       |
| Maximum Input Voltage                  | Open drain, logic high (1)                          | _                                | _                     | 5.8 | V     |

Table 4. UART and Suspend I/O DC Electrical Characteristics (Low-Voltage Operation)  $V_{IO}$  = 1.8 V to 2.7 V, -40 to +85 °C unless otherwise specified.

| Parameters                             | Conditions                 | Min | Тур | Max | UNITS |
|----------------------------------------|----------------------------|-----|-----|-----|-------|
| Output High Voltage (V <sub>OH</sub> ) | I <sub>OH</sub> = TBD      | TBD | _   | _   |       |
|                                        | I <sub>OH</sub> = TBD      | TBD |     | _   | V     |
|                                        | I <sub>OH</sub> = TBD      | _   | TBD | _   |       |
| Output Low Voltage (V <sub>OL</sub> )  | I <sub>OL</sub> = TBD      | _   |     | TBD | V     |
|                                        | I <sub>OL</sub> = TBD      | _   | _   | TBD | V     |
| Input High Voltage (V <sub>IH</sub> )  |                            | TBD | _   |     | V     |
| Input Low Voltage (V <sub>IL</sub> )   |                            | _   | _   | TBD | V     |
| Input Leakage Current                  | TBD                        | _   | TBD | TBD | μA    |
| Maximum Input Voltage                  | Open drain, logic high (1) | _   | _   | TBD | V     |

# 4. Pinout and Package Definitions

**Table 5. CP2103 Pin Definitions** 

| Name            | Pin #               | Туре      | Description                                                                                                                                                          |
|-----------------|---------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{DD}$        | 6                   | Power In  | 3.0-3.6 V Power Supply Voltage Input.                                                                                                                                |
|                 |                     | Power Out | 3.3 V Voltage Regulator Output. See Section 11.                                                                                                                      |
| V <sub>IO</sub> | 5                   | Power In  | 1.8 V to V <sub>DD</sub> I/O Supply Voltage Input.                                                                                                                   |
| GND             | 2                   |           | Ground. Must be tied to ground.                                                                                                                                      |
| SGND            |                     |           | Ground. Must be tied to ground.                                                                                                                                      |
| RST             | 9                   | D I/O     | Device Reset. Open-drain output of internal POR or $V_{DD}$ monitor. An external source can initiate a system reset by driving this pin low for at least 15 $\mu$ s. |
| REGIN           | 7                   | Power In  | 5 V Regulator Input. This pin is the input to the on-chip voltage regulator.                                                                                         |
| VBUS            | 8                   | D In      | VBUS Sense Input. This pin should be connected to the VBUS signal of a USB network. A 5 V signal on this pin indicates a USB network connection.                     |
| D+              | 3                   | D I/O     | USB D+                                                                                                                                                               |
| D-              | 4                   | D I/O     | USB D-                                                                                                                                                               |
| TXD             | 25                  | D Out     | Asynchronous data output (UART Transmit)                                                                                                                             |
| RXD             | 24                  | D In      | Asynchronous data input (UART Receive)                                                                                                                               |
| CTS             | 22*                 | D In      | Clear To Send control input (active low)                                                                                                                             |
| RTS             | 23*                 | D Out     | Ready to Send control output (active low)                                                                                                                            |
| DSR             | 26*                 | D in      | Data Set Ready control input (active low)                                                                                                                            |
| DTR             | 27*                 | D Out     | Data Terminal Ready control output (active low)                                                                                                                      |
| DCD             | 28*                 | D In      | Data Carrier Detect control input (active low)                                                                                                                       |
| RI              | 1*                  | D In      | Ring Indicator control input (active low)                                                                                                                            |
| SUSPEND         | 12*                 | D Out     | This pin is driven high when the CP2103 enters the USB suspend state.                                                                                                |
| SUSPEND         | 11*                 | D Out     | This pin is driven low when the CP2103 enters the USB suspend state.                                                                                                 |
| NC              | 10, 13–15,<br>20–21 |           | These pins should be left unconnected or tied to $V_{\mbox{\scriptsize DD}}.$                                                                                        |
| GPIO.3          | 16                  | D I/O     | User-configurable input or output.                                                                                                                                   |
| GPIO.2          | 17                  | D I/O     | User-configurable input or output.                                                                                                                                   |
| GPIO.1          | 18                  | D I/O     | User-configurable input or output.                                                                                                                                   |
| GPIO.0          | 19                  | D I/O     | User-configurable input or output.                                                                                                                                   |





Figure 2. QFN-28 Pinout Diagram (Top View)

# **Bottom View** 15 7 16 6 -D2 ₽ 17 5 6 x e - E -18-3 19 2 E2 2 20 21 DETAIL 1 22 -D-Side View -A3+ **DETAIL 1 ←**AA→ <del>|</del>←BB− **←**CC-

Table 6. QFN-28 Package Dimensions

|    |      | MM    |      |
|----|------|-------|------|
|    | MIN  | TYP   | MAX  |
| Α  | 0.80 | 0.90  | 1.00 |
| A1 | 0    | 0.02  | 0.05 |
| A2 | 0    | 0.65  | 1.00 |
| A3 | _    | 0.25  | _    |
| b  | 0.18 | 0.23  | 0.30 |
| D  | _    | 5.00  | _    |
| D2 | 2.90 | 3.15  | 3.35 |
| E  | _    | 5.00  | _    |
| E2 | 2.90 | 3.15  | 3.35 |
| е  | _    | 0.5   | _    |
| L  | 0.45 | 0.55  | 0.65 |
| N  | _    | 28    | _    |
| ND | _    | 7     | _    |
| NE | _    | 7     | _    |
| R  | 0.09 | _     | _    |
| AA | _    | 0.435 |      |
| BB |      | 0.435 |      |
| CC | _    | 0.18  |      |
| DD |      | 0.18  | _    |

Figure 3. QFN-28 Package Drawing

# 0.50 mm 0.20 mm 0.30 mm 0.30 mm 0.30 mm 0.30 mm

Top View

Figure 4. Typical QFN-28 Landing Diagram

10

# Top View



Figure 5. Typical QFN-28 Solder Paste Diagram

# 5. USB Function Controller and Transceiver

The Universal Serial Bus function controller in the CP2103 is a USB 2.0 compliant full-speed device with integrated transceiver and on-chip matching and pull-up resistors. The USB function controller manages all data transfers between the USB and the UART as well as command requests generated by the USB host controller and commands for controlling the function of the UART.

The USB Suspend and Resume signals are supported for power management of both the CP2103 device as well as external circuitry. The CP2103 will enter Suspend mode when <u>Suspend</u> signaling is detected on the bus. On entering Suspend mode, the CP2103 asserts the SUSPEND and <u>SUSPEND</u> signals. SUSPEND and <u>SUSPEND</u> are also asserted after a CP2103 reset until device configuration during USB Enumeration is complete.

The CP2103 exits the Suspend mode when any of the following occur: (1) Resume signaling is detected or generated, (2) a USB Reset signal is detected, or (3) a device reset occurs. On exit of Suspend mode, the SUSPEND and SUSPEND signals are de-asserted.

Both SUSPEND and  $\overline{SUSPEND}$  temporarily float <u>high during</u> a CP2103 reset. If this behavior is undesirable, a strong pulldown (10 k $\Omega$ ) can be used to ensure  $\overline{SUSPEND}$  remains low during reset. See Figure 6 for other recommended options.



- Option 1: A 4.7 k $\Omega$  pull-up resistor can be added to increase noise immunity.
- Option 2: A 4.7 µF tantalum capacitor can be added if powering other devices from the on-chip regulator.
- Option 3: Avalanche transient voltage suppression diodes should be added for ESD protection.

  Use Littlefuse p/n SP0503BAHT or equivalent.

Option 4: 10 k $\Omega$  resistor to ground to hold SUSPEND low on initial power on or device reset.

Figure 6. Typical Connection Diagram



# 6. Asynchronous Serial Data Bus (UART) Interface

The CP2103 UART interface consists of the TX (transmit) and RX (receive) data signals as well as the RTS, CTS, DSR, DTR, DCD, and RI control signals. The UART supports RTS/CTS, DSR/DTR, and X-On/X-Off handshaking.

The UART is programmable to support a variety of data formats and baud rates. The data format and baud rate programmed into the UART is set during COM port configuration on the PC. The data formats and baud rates available are listed in Table 7.

Table 7. Data Formats and Baud Rates

| Data Bits               | 5, 6, 7, and 8                                                                                                                                                                                                        |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Stop Bits               | 1, 1.5 <sup>1</sup> , and 2                                                                                                                                                                                           |
| Parity Type             | None, Even, Odd, Mark, Space                                                                                                                                                                                          |
| Baud Rates <sup>2</sup> | 300, 600, 1200, 1800, 2400, 4000, 4800, 7200, 9600, 14400, 16000, 19200, 28800, 38400, 51200, 56000, 57600, 64000, 76800, 115200, 128000, 153600, 230400, 250000, 256000, 460800, 500000, 576000, 921600 <sup>3</sup> |

#### Notes:

- **1.** 5-bit only.
  - 2. Additional baud rates are supported. See "AN205: CP210x Baud Rate Support".
- 3. 7 or 8 data bits only.

## 7. GPIO Pins

The CP2103 supports (4) user-configurable GPIO pins for status and control information. More information regarding the configuration and usage of these pins can be found in "AN144: CP210x Customization Guide" and "AN223: Port Configuration and GPIO for CP210x" available on the Silicon Laboratories website.

## 8. Internal EEPROM

The CP2103 includes an internal EEPROM that may be used to customize the USB Vendor ID, Product ID, Product Description String, Power Descriptor, Device Release Number, and Device Serial Number as desired for OEM applications. Customization of the USB configuration data is optional. If the EEPROM is not programmed with OEM data, the default configuration data shown in Table 8 is used. However, a unique serial number is required for OEM applications in which it is possible for multiple CP2103-based devices to be connected to the same PC.

The internal EEPROM is programmed via the USB. This allows the OEM's USB configuration data and serial number to be written to the CP2103 on-board during the manufacturing and testing process. A stand-alone utility for programming the internal EEPROM is available from Silicon Laboratories. A library of routines provided in the form of a Windows<sup>®</sup> DLL is also available. This library can be used to integrate the EEPROM programming step into custom software used by the OEM to streamline testing and serial number management during manufacturing. The EEPROM has a typical endurance of 100,000 write cycles with a data retention of 100 years.

USB descriptors can be locked to prevent future modification.



**Table 8. Default USB Configuration Data** 

| Name                          | Value                                                           |
|-------------------------------|-----------------------------------------------------------------|
| Vendor ID                     | 10C4h                                                           |
| Product ID                    | EA60h                                                           |
| Power Descriptor (Attributes) | 80h                                                             |
| Power Descriptor (Max. Power) | 32h                                                             |
| Release Number                | 0100h                                                           |
| Serial Number                 | 0001 (63 characters maximum)                                    |
| Product Description String    | "CP2103 USB to UART Bridge Controller" (126 characters maximum) |

## 9. Virtual Com Port Device Drivers

The CP210x Virtual COM Port (VCP) device drivers allow a CP2103-based device to appear to the PC's application software as an additional COM port (in addition to any existing hardware COM ports). Application software running on the PC accesses the CP2103-based device as it would access a standard hardware COM port. However, actual data transfer between the PC and the CP2103 device is performed over the USB. Therefore, existing COM port applications may be used to transfer data via the USB to the CP2103-based device without modifying the application. Contact Silicon Laboratories for the latest list of supported operating systems.

**Note:** Silicon Laboratories' VCP device drivers are required for device operation and are only distributed as part of the CP2103 Evaluation Kit (Part Number: CP2103EK). Contact any of Silicon Lab's sales representatives or go to www.silabs.com to order the CP2103 Evaluation Kit. The CP210x drivers and programming utilities are subject to change without notice. Subscription to the website "Auto Email Alert" system for automatic notification of updates and the use of the "Product Update Registration" service is recommended.

# 10. USBXpress™ Direct Driver Support

The Silicon Laboratories USBXpress™ for CP210x Development Kit provides an alternate solution for interfacing with CP2103 devices than using the Virtual COM port. No Serial Port protocol expertise is required. Instead, a simple, high-level application program interface (API) is used to provide simpler CP2103 connectivity and functionality.

The USBXpress for CP210x Development Kit includes Windows device drivers, Windows device driver installer and uninstallers, and a host interface function library (host API) provided in the form of a Windows Dynamic Link Library (DLL). The included device drivers and installation files support MS Windows 98SE/2000/XP.

# 11. Voltage Regulator

The CP2103 includes an on-chip 5 to 3 V voltage regulator. This allows the CP2103 to be configured as either a USB bus-powered device or a USB self-powered device. These configurations are shown in Figure 7 and Figure 8. When enabled, the 3 V voltage regulator output appears on the  $V_{DD}$  pin and can be used to power external 3 V devices. See Table 9 for the voltage regulator electrical characteristics.

Alternatively, if 3 V power is supplied to the  $V_{DD}$  pin, the CP2103 can function as a USB self-powered device with the voltage regulator disabled. For this configuration, it is recommended that the REGIN input be tied to the 3 V net to disable the voltage regulator. This configuration is shown in Figure 9.

The USB max power and power attributes descriptor must match the device power usage and configuration. See application note "AN144: CP210x Customization Guide" for information on how to customize USB descriptors for the CP2103.

Note: It is recommended that additional decoupling capacitance (e.g., 0.1 μF in parallel with 1.0 μF) be provided on the REGIN input.



**Table 9. Voltage Regulator Electrical Specifications** 

-40 to +85 °C unless otherwise specified.

| Parameter                                              | Conditions                    | Min | Тур | Max  | Units |
|--------------------------------------------------------|-------------------------------|-----|-----|------|-------|
| Input Voltage Range                                    |                               | 4.0 | _   | 5.25 | V     |
| Output Voltage                                         | Output Current = 1 to 100 mA* | 3.0 | 3.3 | 3.6  | V     |
| VBUS Detection Input Threshold                         |                               | 1.0 | 1.8 | 4.0  | V     |
| Bias Current                                           |                               | _   | 110 | _    | μA    |
| *Note: The maximum regulator supply current is 100 mA. |                               |     |     |      |       |



Figure 7. Configuration 1: USB Bus-Powered



Figure 8. Configuration 2: USB Self-Powered



Figure 9. Configuration 3: USB Self-Powered, Regulator Bypassed

Notes:



# **CP2103**

# **CONTACT INFORMATION**

Silicon Laboratories Inc.

4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: MCUinfo@silabs.com

Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories, Silicon Labs, and USBXpress are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders

